

# **GENERAL DESCRIPTION**

OB2298 is a highly integrated current mode PWM controller for medium to high power offline flyback converter applications.

OB2298 integrates PFC IC power supply control function and shuts down PFC stage at no load or light load conditions.

To meet the increasing stringent standby power requirements in light or zero load, OB2298 operates in On-Bright's proprietary "extended burst mode" without audio noise. Constant power limit is achieved by On-Bright's proprietary OCP compensation technique where OCP due to CCM and DCM mode difference is compensated in universal AC input applications.

OB2298 offers comprehensive protection coverage including Cycle-by-Cycle current limiting, internal Power-On Soft Start, VDD Under Voltage Lockout (UVLO), VDD Over Voltage Protection (OVP), VDD Clamp, Gate Clamp, Over Load Protection (OLP), Over Temperature Protection (OTP), Programmable Brownout Protection, All Pins Floating Protection, and RT Latch triggering feature. In applications where VDD is supplied by auxiliary power supply, the built-in 1 second restart timer can

prevent permanent OLP latch. In other applications, this restart timer will not be triggered.

To achieve good EMI performance, On-Bright's proprietary built-in frequency shuffling is provided, also with soft switching control at the totem pole gate drive output.

OB2298 is offered in SOP-8 and DIP-8 packages.

# **FEATURES**

- Direct Control of PFC
- Programmable Brownout Protection
- Internal 4ms Power On Soft Start Time
- Internal Restart Timer
- Pin Floating Protection
- Proprietary Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design
- Built-in Frequency Shuffling for Better EMI
- Built-in Leading Edge Blanking
- Proprietary OCP Compensation for Universal AC Input Range
- Low Startup Current(5uA) and Low Operating Current (2.3mA)
- Built-in Synchronized Slope Compensation
- 1.0A Peak Current Driving Capability
- Audio Noise Free Operation
- Convenient High and Low Triggering Level Latch Off Function

# **APPLICATIONS**

Offline AC/DC flyback converter for

- Laptop Power Adaptor
- LCD Monitor Power
- LCD TV Power and Home Appliance Power
- Printer Power
- Lighting Power





# **GENERAL INFORMATION**

# **Pin Configuration**

The pin map of OB2298 in DIP8 and SOP8 package is shown as below.



#### **Ordering Information**

| Part Number | Description             |
|-------------|-------------------------|
| OB2298AP    | DIP8, Pb-free           |
| OB2298CP    | SOP8, Pb-free           |
| OB2298CPA   | SOP8, Pb-free in Taping |

# Package Dissipation Rating

| Package | RθJA (°C/W) |
|---------|-------------|
| DIP8    | 90          |
| SOP8    | 150         |

## **Absolute Maximum Ratings**

| Parameter                    | Value         |
|------------------------------|---------------|
| VDD Zener Clamp Voltage      | 30 V          |
| VDD Clamp Continuous         | 10 mA         |
| Current                      |               |
| BO Input Voltage             | -0.3 to 7V    |
| RT Input Voltage             | -0.3 to 7V    |
| FB Input Voltage             | -0.3 to 7V    |
| CS Input Voltage             | -0.3 to 7V    |
| Min/Max Operating Junction   | -20 to 150 °C |
| Temperature T <sub>J</sub>   |               |
| Min/Max Storage Temperature  | -55 to 150 °C |
| T <sub>stg</sub>             |               |
| Lead Temperature (Soldering, | 260 °C        |
| 10secs)                      |               |

**Note:** Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.





# **Marking Information**



Y:Year Code(0-9) WW:Week Code(01-52) A:DIP8 Package P:Pb-free Package S:Internal Code(Optional)



S:Internal Code(Optional)

# **TERMINAL ASSIGNMENTS**

| Pin Num | Pin Name | I/O | Description                                                                                                                                                                                                                                                    |
|---------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | PFCVCC   | Р   | This pin is directly connected to the VDD pin (Pin 8) via a low impedance switch. During the startup sequence, the switch is off thus the power supply                                                                                                         |
|         |          |     | to PFC stage. As soon as the aux. winding is stabilized. The switch is on and                                                                                                                                                                                  |
|         |          |     | provides power supply to the PFC controller. It goes down at No/Light load or fault conditions.                                                                                                                                                                |
| 2       | BO       | I/O | Connected a resistor divider from line voltage to this pin to detect line voltage. If this pin drops below 1.05V and lasts 100ms, PWM output will be disabled. When brownout is triggered, this pin will disable an internal                                   |
| 3       | DT       | т   | current for brownout hysteresis programming.                                                                                                                                                                                                                   |
| 3       | RT       | Ι   | Temperature sensing input pin. Connected to a NTC resistor to GND.<br>Once the voltage of the RT pin drops below a fixed limit of 1.05V, PWM<br>output will be disabled. When this pin is above 4.0V or below 0.6V, the<br>PWM controller is latched shutdown. |
| 4       | FB       | Ι   | Feedback input pin. PWM duty cycle is determined by the voltage level into this pin and current sense signal level at Pin 5.                                                                                                                                   |
| 5       | CS       | Ι   | Current sense input pin. Connected to MOSFET current sensing resistor node.                                                                                                                                                                                    |
| 6       | GND      | Р   | Ground                                                                                                                                                                                                                                                         |
| 7       | GATE     | 0   | Totem-pole gate drive output for power MOSFET.                                                                                                                                                                                                                 |
| 8       | VDD      | Р   | DC power supply pin.                                                                                                                                                                                                                                           |



**BLOCK DIAGRAM** 



# **RECOMMENDED OPERATING CONDITION**

| Symbol         | Parameter                     | Min | Max | Unit |
|----------------|-------------------------------|-----|-----|------|
| VDD            | VDD Supply Voltage            | 12  | 25  | V    |
| T <sub>A</sub> | Operating Ambient Temperature | -20 | 85  | °C   |



# **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C, VDD = 18V, if not otherwise noted)$ 

| Symbol                   | Parameter                   | Test Conditions             | Min  | Тур  | Max  | Unit |
|--------------------------|-----------------------------|-----------------------------|------|------|------|------|
| Supply Voltage (         | VDD) Section                |                             |      |      | -    |      |
| Istartup                 | VDD start up current        | VDD=14V, Measure            |      | 5    | 20   | uA   |
| *                        |                             | current into VDD            |      |      |      |      |
| I VDD                    | Operation current           | V <sub>FB</sub> =3V         |      | 2.3  |      | mA   |
| UVLO(ON)                 | VDD under voltage           |                             | 8    | 9    | 10   | V    |
| 0 (20(01))               | lockout enter               |                             | Ũ    | -    | 10   |      |
| UVLO(OFF)                | VDD under voltage           |                             | 14.5 | 15.5 | 16.5 | V    |
| 0110(011)                | lockout exit (Startup)      |                             | 11.5 | 10.0 | 10.5 |      |
| OVP(Latch)               | VDD over voltage            |                             | 26   | 28   | 30   | V    |
|                          | latch trigger               |                             | 20   | 20   | 50   | v    |
| VDD(De-Latch)            | VDD latch release           |                             |      | 6.5  |      | V    |
| VDD(De-Laten)            |                             |                             |      | 0.5  |      | v    |
| T                        | threshold voltage           |                             |      | 15   |      | 4    |
| Ivdd_latch               | VDD bleeding                | VDD=8V                      |      | 45   |      | uA   |
|                          | current at latch            | •                           |      |      |      |      |
|                          | shutdown                    | ×                           |      | 100  |      |      |
| T <sub>D</sub> OVP       | VDD OVP Debounce            |                             |      | 100  |      | uSec |
|                          | time                        |                             |      |      |      |      |
| V <sub>DD</sub> _Clamp   | V <sub>DD</sub> zener clamp | $I(V_{DD}) = 10 \text{ mA}$ |      | 30   |      | V    |
|                          | voltage                     |                             |      |      |      |      |
| T_Softstart              | Soft start time             |                             |      | 4    |      | mSec |
| Feedback Input S         | Section(FB Pin)             |                             |      |      |      |      |
| A <sub>VCS</sub>         | PWM input gain              | $V_{FB}/V_{cs}$             |      | 2.4  |      | V/V  |
| V <sub>FB</sub> Open     | FB open voltage             | $\sim$                      |      | 5.5  |      | V    |
| _ *                      |                             |                             |      |      |      |      |
| I <sub>FB</sub> Short    | FB pin short circuit        | Short FB pin to GND,        |      | 1.1  |      | mA   |
|                          | current                     | measure current             |      |      |      |      |
| V <sub>TH</sub> _0D      | Zero duty cycle FB          |                             |      |      | 1    | V    |
| ···                      | threshold voltage           |                             |      |      |      |      |
| V <sub>TH</sub> GM       | Green mode FB               |                             |      | 1.7  |      | V    |
| · III_OINI               | threshold voltage           |                             |      |      |      | •    |
| V <sub>TH</sub> BM on    | Burst mode on FB            |                             |      | 1.3  |      | V    |
| VIH_DIVI_OII             | threshold voltage           |                             |      | 1.5  |      | •    |
| V <sub>TH</sub> BM off   | Burst mode off FB           |                             |      | 1.4  |      | V    |
| VTH_DIVI_OII             | threshold voltage           |                             |      | 1.7  |      | v    |
| V <sub>TH</sub> PL       | Power limiting FB           |                             |      | 4.4  |      | V    |
| V TH_I L                 | threshold voltage           |                             |      | 4.4  |      | v    |
| T DI                     |                             |                             |      | 225  |      |      |
| T <sub>D</sub> PL        | Power limiting              |                             |      | 225  |      | mSec |
| 7 11                     | debounce time               |                             |      | 5    |      | IZ 1 |
| Z <sub>FB</sub> IN       | Input impedance             |                             |      | 5    |      | Kohm |
| V <sub>TH</sub> _PFC_off | PFC off FB threshold        |                             |      | 1.6  |      | V    |
|                          | voltage                     |                             |      |      | +    |      |
| V <sub>TH</sub> _PFC_on  | PFC on FB threshold         |                             |      | 1.7  |      | V    |
|                          | voltage                     |                             |      |      |      |      |
|                          | put(CS Pin) Section         | 1                           |      |      | •    |      |
| T_blanking               | CS input leading            |                             |      | 300  |      | nSec |
| -                        | edge blanking time          |                             |      |      |      |      |
| V <sub>TH</sub> OC       | Internal current            | Zero duty cycle             | 0.57 | 0.6  | 0.63 | V    |
|                          | limiting threshold          |                             |      |      |      |      |



| T <sub>D</sub> OC          | Over current              | CL=1nF at GATE,            |     | 100  |              | nSec   |
|----------------------------|---------------------------|----------------------------|-----|------|--------------|--------|
|                            | Detection to gate off     |                            |     |      |              |        |
|                            | delay time                |                            |     |      |              |        |
| Slope Vth oc               | The slope that            |                            |     |      |              |        |
| ·                          | Vth oc change             | 30% duty-cycle             |     | 0.63 |              | V      |
|                            | with duty cycle           |                            |     |      |              |        |
| Vpk ocp                    | Maximum OCP               |                            |     | 0.00 |              | 17     |
| 1 _ 1                      | threshold                 |                            |     | 0.80 |              | V      |
| <b>Oscillator and C</b>    | lock                      |                            | 1   |      |              |        |
| Fosc                       | Normal oscillation        |                            | (0) | 65   | 70           | VII7   |
|                            | frequency                 | FB>1.7V                    | 60  | 65   | 70           | KHZ    |
|                            | Frequency                 | Tommometring from 20°C     |     |      |              | %      |
|                            | temperature               | Temperature from -20°C     |     | 3    |              |        |
|                            | stability                 | to 125℃                    |     |      | $\mathbf{X}$ |        |
|                            | Frequency voltage         |                            |     |      |              | %      |
|                            | stability                 | VDD from 10V to 25V        |     | 3    |              |        |
| Fosc min                   | Mimimum oscillation       |                            |     | 22   |              | 171177 |
|                            | frequency                 | FB<1.2V                    |     | 22   |              | KHZ    |
| D max                      | Maximum duty cycle        |                            |     | 85   |              | %      |
| Frequency                  |                           |                            |     | 05   |              | %      |
| shuffling                  |                           | X                          | -4  |      | +4           | /0     |
| Shuffling                  |                           |                            |     |      |              |        |
| repetitivity               |                           |                            |     | 125  |              | HZ     |
| Gate Drive Outpu           | l t                       |                            |     |      |              |        |
| VOL                        | Output low level          | Io = 30 mA (sink)          |     |      | 1            | V      |
| VOH                        | Output high level         | Io = 30  mA  (source)      | 7.5 |      | 1            | V      |
| VG Clamp                   | Output clamp voltage      | VDD=25V                    | 1.5 | 16   |              | V      |
| vo_clamp                   | level                     | VDD-23V                    |     | 10   |              | v      |
| Tr_slow                    | Soft driver rising        | CL=1nF, Rising time from   |     | 160  |              | nSec   |
| 11_510w                    | time                      | 0V to 6V                   |     | 100  |              | lisee  |
| Tr fact                    | Output rising time        | CL = 1nF, Rising time from |     | 30   |              | nSec   |
| Tr_fast                    | Output fising time        | 6V to 13.5V                |     | 30   |              | nsec   |
| тf                         | Output falling time       | CL = 1nF, Falling time     |     | 30   |              | nSaa   |
| T_f                        | Output falling time       | , e                        |     | 30   |              | nSec   |
| Owen Temmenet              | Ducto offer               | from 13.5V to 1.5V.        |     |      |              |        |
| Over Temperatur            | Output current of RT      |                            | 95  | 100  | 105          | uA     |
|                            | pin                       |                            | 35  | 100  | 105          | uA     |
| V OTP                      | OTP threshold             |                            | 1.0 | 1.05 | 1.1          | V      |
| V <sub>TH</sub> OTP        |                           |                            | 1.0 | 1.05 | 1.1          | v      |
| V <sub>TH</sub> _RT_latch1 | voltage<br>RT input latch |                            |     | 0.6  |              | V      |
| v <sub>TH</sub> _K1_latch1 |                           |                            |     | 0.0  |              | v      |
| V DT 1-4 10                | threshold voltage         |                            |     | 4.0  |              | V      |
| $V_{TH}_RT_latch2$         | RT input latch            |                            |     | 4.0  |              | V      |
| ТОТР                       | threshold voltage         |                            |     | 100  |              |        |
| T <sub>D</sub> OTP         | OTP de-bounce time        |                            |     | 100  |              | uSec   |
| V_RT_Open                  | RT pin open voltage       |                            |     | 3.0  |              | V      |
| Brownout Section           |                           | T                          |     | 1.07 | 1.1          | * 7    |
| Vth_BO                     | Brownout comparator       |                            | 1   | 1.05 | 1.1          | V      |
|                            | threshold voltage         |                            |     |      |              |        |
| T <sub>D</sub> BO          | Brownout debounce         |                            |     | 100  |              | ms     |
|                            | time                      |                            |     |      |              |        |
| IBO_hys                    | BO output current for     |                            |     | 1.5  |              | uA     |
|                            | BO hysteresis             |                            |     |      |              |        |
|                            | programming               |                            | 1   |      | 1            |        |



| Restart Timer Section |                       |                            |    |     |    |       |  |
|-----------------------|-----------------------|----------------------------|----|-----|----|-------|--|
| RST_auto              | Auto recovery restart |                            |    | 1   |    | Sec   |  |
|                       | timer                 |                            |    |     |    |       |  |
| <b>PFCVCC section</b> |                       |                            |    |     |    |       |  |
| Rdson                 | Switch on resistor    | Capable of delivering 40mA | 10 | 20  | 30 | Ω     |  |
| Tpfc_off_delay        | PFC go to standby     |                            |    | 125 |    | 100.0 |  |
|                       | debounce time         |                            |    | 123 |    | ms    |  |
| Tpfc_on_delay         | PFC on debounce       |                            |    | 10  |    | mC    |  |
|                       | time                  |                            |    | 10  |    | mS    |  |



# **CHARACTERIZATION PLOTS**









# **OPERATION DESCRIPTION**

OB2298 integrates PFC IC power control functions to supply PFC IC power and shuts it down at No/Light load or any fault conditions. It is compatible with main stream PFC ICs in the market. The versatile protections and high performance make it very suitable for medium-to-large power applications.

## • PFCVCC Power On/off Control

In applications with output power of greater than 75W, PFC pre-regulator is mandatory to meet the requirement of power factor, that is, a PFC preregulation is in the first stage and followed by a PWM controlled power conversion. However, this two-stage conversion makes it difficult to meet standby power requirement. To meet both requirements for power factor and standby, the PFC stage is off at No/Light conditions.

OB2298 provides the direct control for the operation of PFC stage. PFCVCC pin can be directly connected to PFC controller's power supply by a built-in low impedance power switch. In this way, PFC stage is controlled by PWM stage. OB2298 is compatible with main stream PFC ICs in the market. OB2298 shuts down the front end PFC stage at three situations: any fault occurs, No/Light load conditions and during start up sequence. Fig.1 illustrates a startup sequence and PFC On/off control at light loadings.



• Startup Current and Start up Control

Startup current of OB2298 is designed to be very low so that VDD could be charged up above UVLO(OFF) threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet reliable startup in application. For a typical AC/DC SMPS with universal input range design, a 2 M $\Omega$ , 1/8 W startup resistor could be used together with a VDD capacitor to provide a fast startup and yet low power dissipation design solution.

## • Operating Current

The Operating current of OB2298 is low at 2.3mA typically. Ultra low standby power is achieved with OB2298 low operating current together with extended burst mode control schemes.

## • Extended Burst Mode Operation

At No load/Light load condition, most of the power dissipation in a SMPS is from switching loss on the MOSFET transistor, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the number of switching events within a fixed period of time. Reducing switching events leads to the reduction on the power loss and thus conserves the energy. OB2298 self adjusts the switching mode according to the loading condition. At from no load to light/medium load condition, the FB input drops below burst mode threshold level. Device enters Burst Mode control. The Gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss thus reduce the standby power consumption to the greatest extend. The nature of high frequency switching also reduces the audio noise at any loading conditions.

## • Oscillator/Frequency Shuffling Operation

A fixed 65KHZ frequency oscillator is built in OB2298, and the proprietary frequency shuffling method can soften the EMI signature by spreading the energy in the vicinity of the main switching component. The magnitude of shuffling lies in the ranged of  $\pm 4\%$  of the main switching frequency.

# • Current Sensing and Leading Edge Blanking

Cycle-by-Cycle current limiting is offered in OB2298 current mode PWM control. The switch current is detected by a sense resistor into the CS pin. An internal leading edge blanking circuit chops off the sense voltage spike at initial MOSFET on state due to snubber diode reverse recovery so that the external RC filtering on sense input is no longer needed. The current limit comparator is disabled and cannot turn off the external MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage.



# • Internal Synchronized Slope Compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

## • Over Temperature Protection (OTP)

A NTC resistor in series with a regular resistor should connect between RT and GND for temperature sensing and protection. NTC resistor value becomes lower when the ambient temperature rises. With the fixed internal current  $I_{RT}$  flowing through the resistors, the voltage at RT pin becomes lower at high temperature. The internal OTP circuit is triggered and shutdown the MOSFET when the sensed input voltage is lower than V<sub>TH</sub> OTP. OTP is a latched shutdown.

# • RT Pin Used as Latch Shutdown Input Control

RT pin could also be used as a control input to implement system latch shutdown function. An example is to implement system OVP protection with a latch shutdown function through a photo coupler and affiliated circuits. When OVP detection signal connected to RT is lower than 0.6V or higher than 4.0V, OB2298 controls system into latch shutdown. The recovery of the AC/DC conversion system could be only realized by resetting internal latch when VDD voltage drops below VDD(Delatch) value. This could be achieved by unplugging/re-plugging of AC source in AC startup configuration.

# Programmable Brownout Protection

By monitoring the level on pin BO during normal operation, the controller protects the SMPS against low main condition. Fig.2 illustrates brownout protection implementation in OB2298. An internal 1.5uA current source is for brownout hysteresis window programming. The other 0.5uA source current is for BO pin floating protection. When BO level falls below 1.05V, the controller and lasts for about 100ms, the controller stops pulsing until this level goes back and resumes operation. By adjusting the resistor divider connected between the high input voltage and this pin, start and stop levels are programmable.



# • Over Load Protection (OLP)

When over load (for example, short circuit) occurs, a fault is detected. If this fault is present for more than 225ms, OB2298 enters an auto-recovery soft burst mode. All pulses are stopped, VDD will drops below UVLO(ON) and the controller will try to restart, with the power on soft start. If the fault has gone, the SMPS resumes operation. If the fault is still there, the burst sequence starts again.

# Restart Timer

In some special applications, such as LCD TV, the PWM stage is supplied by auxiliary power converter. The typical configuration is shown in Fig.3.



The front end is a PFC stage, followed by a PWM controlled power conversion stage. The PFC stage is controlled by PWM stage. At No/Light load, PWM shuts down PFC for better system power efficiency. However, the system needs a power source to monitor the whole system operation, this is done by a standby stage whose output provides the power supply to PWM stage. In situations of over loading (OLP), PWM stage enters the digital controlled latch mode and will not be autorecovered since it is powered by standby stage. OB2298 will overcome this shortcoming by an internal restart timer. When OLP occurs, then the timer begins counting. When counting over, the OLP states will be cleared. If OLP still exists, then another counting cycle begins. The counting time in



OB2298 is 1 second. Therefore, the operation of OLP in the case of non-standby power stage is not disturbed.

#### • Pin Floating Protection

OB2298 provides all pin floating protection. In cases when the pins are floating, PWM switching is disabled, thus protect the power system.

### Built-in Soft Start

OB2298 features a built-in 4ms soft start to soften the constraints occurring in the power supply during startup. It is activated during the power on sequence. As soon as VDD reaches UVLO(OFF), the peak current is gradually increased from nearly zero to the maximum clamping level 0.8V. The soft start is also activated during OLP sequence. Every restart attempt is followed by a soft start activation.

#### • OCP compensation for CCM/DCM

In OB2298, a proprietary OCP compensation is provided for better OCP performance in the

universal input range. In conventional OCP compensation, only the gate delay is compensated. In OB2298, mode difference between CCM and DCM is also compensated, since in 90VAC the system often works in CCM. In this way, a more accurate OCP is achieved.

#### • Gate Drive

OB2298 Gate is connected to the Gate of an external MOSFET for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive output compromises the EMI. Good tradeoff is achieved through the built-in totem pole gate drive design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme. An internal 16V clamp is added for MOSFET gate protection at higher than expected VDD input.



# PACKAGE MECHANICAL DATA

8-Pin Plastic DIP



| Symbol | Dimensions I | n Millimeters | Dimensions  | In Inches |
|--------|--------------|---------------|-------------|-----------|
| Symbol | Min          | Max           | Min         | Max       |
| А      | 3.710        | 4.310         | 0.146       | 0.170     |
| A1 •   | 0.500        |               | 0.020       |           |
| A2     | 3.200        | 3.600         | 0.126       | 0.142     |
| В      | 0.350        | 0.650         | 0.014       | 0.026     |
| B1     | 1.524 (BSC)  |               | 0.060 (BSC) |           |
| С      | 0.200        | 0.360         | 0.008       | 0.014     |
| D      | 9.000        | 9.500         | 0.354       | 0.374     |
| Е      | 6.200        | 6.600         | 0.244       | 0.260     |
| E1     | 7.320        | 7.920         | 0.288       | 0.312     |
| e      | 2.540 (BSC)  |               | 0.100 (     | BSC)      |
| L      | 3.000        | 3.600         | 0.118       | 0.142     |
| E2     | 8.200        | 9.000         | 0.323       | 0.354     |



8-Pin Plastic SOP



| Grouphal | Dimensions I | n Millimeters | Dimensions  | s In Inches |
|----------|--------------|---------------|-------------|-------------|
| Symbol   | Min          | Max           | Min         | Max         |
| A        | 1.350        | 1.750         | 0.053       | 0.069       |
| A1       | 0.100        | 0.250         | 0.004       | 0.010       |
| A2       | 1.300        | 1.550         | 0.051       | 0.061       |
| b        | 0.330        | 0.510         | 0.013       | 0.020       |
| c        | 0.170        | 0.250         | 0.006       | 0.010       |
| D        | 4.700        | 5.150         | 0.185       | 0.203       |
| Е        | 3.800        | 4.000         | 0.150       | 0.157       |
| E1       | 5.800        | 6.200         | 0.228       | 0.244       |
| е        | 1.270        | (BSC)         | 0.050 (BSC) |             |
| L        | 0.400        | 1.270         | 0.016       | 0.050       |
| θ        | 0°           | 8°            | 0°          | 8°          |



# **IMPORTANT NOTICE**

#### RIGHT TO MAKE CHANGES

On-Bright Electronics Corp. reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

#### WARRANTY INFORMATION

On-Bright Electronics Corp. warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with its standard warranty. Testing and other quality control techniques are used to the extent it deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

On-Bright Electronics Corp. assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using On-Bright's components, data sheet and application notes. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

#### LIFE SUPPORT

On-Bright Electronics Corp.'s products are not designed to be used as components in devices intended to support or sustain human life. On-bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in medical applications.

#### MILITARY

On-Bright Electronics Corp.'s products are not designed for use in military applications. On-Bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in military applications.

©On-Bright Electronics